## Lab Project 4

### Lab Goals:

For Lab #4, we will be adding to the functionality of the processor we began creating in Lab #3. Upon completion of this lab, our processor will include support for a program counter, the register file, and control, as well as the features designed in Lab #3.

#### Beta vs. Standard MIPS Processor:

Basically, the Beta processor supports fewer instructions. The most significant missing functionality is jumping. Without the ability to jump, we cannot do jumps, branch if equal, branch if not equal, and a whole host of other jump instructions.

### Program Counter:

In order to create the program counter, the ALU from Lab #3 is used. We import the instruction, and then add 4 to it. However, if the control signal reset is selected, we reset the instruction memory to 0x0. This is done by creating 32 2 to 1 multiplexers.

Xpc\_b ia\_tmp[31:0] CLK#32 ia[31:0] dreg
.ends



# Register File:

To create the register file, there are 3 signals: ra, rb, and rc. However, because there are only 2 inputs, A mux needs to be used to select between rb and rc, with ra2sel used as the select. Also, the read timing for the \$zero register can be decreased by a hardwiring the data of a \$zero register. Because the \$zero register is a constant, 0, we can directly map the data 0 to the \$zero register address.

```
.subckt regfile clk werf ra2sel ra[4:0] rb[4:0] rc[4:0]
+ wdata[31:0] radata[31:0] rbdata[31:0]
```

Xregfile

```
+ vdd 0 0 ra[4:0] adata[31:0]  // A read port
+ vdd 0 0 ra2mux[4:0] bdata[31:0]  // B read port
+ 0 clk werf rc[4:0] wdata[31:0]  // write port
+ $memory width=32 nlocations=32

Xrb_mux ra2sel#5 rb[4:0] rc[4:0] ra2mux[4:0] mux2

Xzilch_and_a ra[3:0] zilch_OUT_a and4

Xzilch_and_b zilch_OUT_a ra[4] zilch_OUT_b and2

Xzilch_mux zilch_OUT_b#32 adata[31:0] 0#32 radata[31:0] mux2

Xzilch_and_ba ra2mux[3:0] zilch_OUT_ba and4

Xzilch_and_bb zilch_OUT_ba ra2mux[4] zilch_OUT_bb and2

Xzilch_muxb zilch_OUT_bb#32 bdata[31:0] 0#32 rbdata[31:0] mux2
```

#### .ends



## Control:

For control, a ROM is much easier to implement than logic gates. By using a ROM, a truth table can be created, showing which control bits are high for a respective op code. Once all op codes have the desired outputs, a "moe" signal was created to be active when data is read from memory. To achieve this, the op code corresponding to a load data instruction was sent through a series of xor and and gates, which would all make a 4 input and gate true if the op code corresponded to a load data instruction. The output of the 4 input and gate was mapped to the moe output.

```
.subckt ctl reset id[31:26] ra2sel bsel alufn[4:0] wdsel[1:0] werf
     + moe wr
            Xrom VDD 0 0 id[31:26]
                  + pcsel[2:0] ra2sel asel bsel wdsel[1:0] alufn[4:0]
wr werf wasel
                  + $memory width=16 nlocations=64 contents=
                  + (
                  + 0b000000000000000
                  + 0b000000000000000
                  + 0b0000000000000000
                  + 0b000000000000000
                  + 0b000000000000000
                  + 0b000000000000000
                  + 0b000000000000000
                  + 0b0000000000000000
                  + 0b0000000000000000
                  + 0b0000000000000000
                  + 0b0000000000000000
                  + 0b000000000000000
                  + 0b000000000000000
```

- + 0b000000000000000
- + 0b000000000000000
- + 0b00000000000000000
- + 0b000000000000000
- + 0b0000000000000000
- + 0b00000000000000000
- + 0b0000000000000000
- + 0b0000000000000000
- + 0b0000000000000000
- + 0b000000000000000
- + 0b0000000000000000
- + 0b0000011000000010 // 011 000
- + 0b0001011000000100 // 011 001
- + 0b0000000000000000
- + 0b000000100000010 // 100 000
- + 0b000000100001010 // 100 001
- + 0b0000000000000000
- + 0b000000000000000
- + 0b000000100101010 // 100 100
- + 0b000000100111010 // 100 101
- + 0b000000101101010 // 100 110
- + 0b0000000000000000
- + 0b000000111000010 // 101 000
- + 0b000000111110010 // 101 001
- + 0b000000110110010 // 101 010

```
+ 0b000000111001010 // 101 011
            + 0b0000000101000010 // 101 100
            + 0b0000000101001010 // 101 101
            + 0b0000000101011010 // 101 110
            + 0b000000000000000
            + 0b0000010100000010 // 110 000
            + 0b0000010100001010 // 110 001
            + 0b0000000000000000
            + 0b0000000000000000
            + 0b0000010100101010 // 110 100
            + 0b0000010100111010 // 110 101
            + 0b0000010101101010 // 110 110
            + 0b00000000000000000
            + 0b0000010111000010 // 111 000
            + 0b0000010111110010 // 111 001
            + 0b0000010110110010 // 111 010
            + 0b0000010111001010 // 111 011
            + 0b0000010101000010 // 111 100
            + 0b0000010101001010 // 111 101
            + 0b0000010101011010 // 111 110
            + 0b0000000000000000
            + )
Xxor_moe_a id[31] VDD moeOUT_a xor2
Xxor_moe_b id[30] 0 moeOUT_b xor2
Xxor_moe_c id[29] 0 moeOUT_c xor2
Xxor_moe_d id[28] VDD moeOUT_d xor2
Xxor_moe_e id[27] VDD moeOUT_e xor2
Xxor_moe_f id[26] VDD moeOUT_f xor2
Xmoe_a moeOUT_a moeOUT_b moeOUT_c moeOUT_d moeOUT_g and4
```

#### .ends



## Beta:

Unfortunately, I was unable to tie all my components together. I tied the program counter and register file together, but could not include the control logic. My error resided in the "ma" register, which I used a buffer with my ALU output.

```
.subckt beta clk reset ia[31:0] id[31:0] ma[31:0] moe mrd[31:0] wr
+ mwd[31:0]

* PC *

Xpc clk reset ia[31:0] pc

* CONTROL *
```

### \* REG FILE \*

Xbuffer\_a id[15:0] id\_dummy[15:0] buffer

Xbuffer\_b id[15]#16 id\_dummy[31:16] buffer

Xmux\_a bsel#32 id\_dummy[31:0] rbdata[31:0] b[31:0] mux2

Xalu alufn[4:0] radata[31:0] b[31:0] out[31:0] z v n alu

Xmux\_b wdsel[0]#32 wdsel[1]#32 0#32 out[31:0] mrd[31:0] 0#32
wdata[31:0] mux4

Xregfile clk werf ra2sel id[20:16] id[15:11] id[25:21]

+ wdata[31:0] radata[31:0] rbdata[31:0] regfile

### \* RANDOM \*

Xbuffer\_c rbdata[31:0] mwd[31:0] buffer

Xbuffer\_d out[31:0] ma[31:0] buffer

.ends

